# Computer Architecture



Building a Modern Computer From First Principles
www.nand2tetris.org

## Babbage's Analytical Engine (1835)

"We may say most aptly that the Analytical Engine weaves algebraic patterns just as the Jacquardloom weaves flowers and leaves" (Ada Lovelace)





Charles Babbage (1791-1871)



# Other early computers and "computer scientists"



Blaise Pascal 1623-1662





Gottfried Leibniz 1646-1716





## Von Neumann machine (c. 1940)



Elements of Computing Systems, Nisan & Schocken, MIT Press, <a href="www.nand2tetris.org">www.nand2tetris.org</a>, Chapter 5: Computer Architecture

### Processing logic: fetch-execute cycle



Executing the *current instruction* involves one or more of the following micro tasks:

- Have the ALU compute some function f(registers)
- Write the ALU output to selected registers
- As a side-effect of this operation, figure out which instruction to fetch and execute next.

### The Hack chip-set and hardware platform

#### Elementary logic gates

- Nand
- Not done
- And
- Or
- Xor
- Mux
- Dmux
- Not16
- And16
- Or16
- Mux16
- Or8Way
- Mux4Way16
- Mux8Way16
- DMux4Way
- DMux8Way

#### Combinational chips

- HalfAdder
- FullAdder
- Add16
- Inc16
- ALU

done

#### Sequential chips

- DFF
- Bit
- Register
- RAM8
- RAM64
- RAM512
- RAM4K
- RAM16K
- PC

done

#### Computer Architecture

- Memory
- CPU
- Computer

this lecture

### The Hack computer

- □ 16-bit Von Neumann platform
- □ *Instruction memory* and *data memory* are physically separate
- □ Screen: 512 by 256 black and white
- Keyboard: standard
- Designed to execute programs written in the Hack machine language
- □ Can be easily built from the chip-set that we built so far in the course

### Main parts of the Hack computer:

- Instruction memory (ROM)
- Memory (RAM):
  - Data memory
  - Screen
  - Keyboard
- CPU
- Computer (the logic that holds everything together).

### Lecture plan

- Instruction memory
- Memory:
  - Data memory
  - Screen
  - Keyboard
- CPU
- Computer

### Instruction memory



### **Function:**

- Pre-loaded with a machine language program
- Always emits a 16-bit number:

out = ROM32K[address]

■ This number is interpreted as the current instruction.

### Data memory



### Reading/writing logic

- Low level: Set address, in, load; probe out
- High level (OS): out = peek(address)
  poke(address,in).

### Lecture plan



- Instruction memory
- Memory:
- Data memory
  - Screen
  - Keyboard
- CPU
- Computer

#### Screen



- Functions exactly like a 16-bit 8K RAM:
  - out = Screen[address]
  - If load then Screen[address] = in
- Side effect: continuously refreshes a 256 by 512 black-and-white screen

(The physical screen is simulated by the supplied hardware simulator; The screen behavior is implemented by the built-in Screen.hdl chip).

### Screen memory map





#### Writing pixel(x,y) to the screen:

- Low level: Set the y%16 bit of the word found at Screen[x\*32+y/16]
- High level (OS): drawPixel(x,y) (later).

# Keyboard



<u>Keyboard chip</u> = 16-bit register

<u>Input:</u> Scan-code (16-bit value) of the pressed key , or 0 if no key is pressed

Output: Same

Special keys:

| Key         | Keyboard | $\mathbf{Key}$ | Keyboard |
|-------------|----------|----------------|----------|
| pressed     | output   | pressed        | output   |
| newline     | 128      | end            | 135      |
| backspace   | 129      | page up        | 136      |
| left arrow  | 130      | page down      | 137      |
| up arrow    | 131      | insert         | 138      |
| right arrow | 132      | delete         | 139      |
| down arrow  | 133      | esc            | 140      |
| home        | 134      | f1-f12         | 141-152  |

### Reading the keyboard:

- Low level: probe the contents of the Keyboard register
- High level (OS): keyPressed() (later).

### The Hack computer



- Instruction memory
  - Memory:
  - Data memory
  - Screen
  - ✓ Keyboard
  - CPU
  - Computer

### Memory



#### Function:

- Access to any address from 0 to 16,383 results in accessing the RAM
- Access to any address from 16,384 to 24,575 results in accessing the Screen memory map
- Access to address 24,576 results in accessing the keyboard memory map
- Access to any other address is invalid.

### The Hack computer



✓ Instruction memory



■ Memory:



Data memory





Keyboard



Computer

"At times ... the fragments that I lay out for your inspection may seem not to fit well together, as if they were stray pieces from separate puzzles. In such cases, I would counsel patience. There are moments when a large enough fragment can become a low wall, a second fragment another wall to be raised at a right angle to the first. A few struts and beams later, and we may made ourselves a rough foundation ... But it can consume the better part of a chapter to build such a foundation; and as we do so the fragment that we are examining may seem unconnected to the larger whole. Only when we step back can we see that we have been assembling something that can stand in the wind."

From: Sailing the Wind Dark Sea (Thomas Cahill)



<u>CPU internal components</u>: <u>ALU</u> and <u>A</u>, <u>D</u>, <u>PC</u> registers

<u>CPU Function</u>: Executes the <u>instruction</u> according to the Hack language specification:

- The m value is read from inm
- The D and A values are read from (or written to) these CPU-resident registers
- If the instruction wants to write to M (e.g. M=D), then the M value is placed in outM, the value of the CPU-resident A register is placed in addressM, and writeM is asserted
- If reset==1, then pc is set to 0; Otherwise, pc is set to the address resulting from executing the current instruction.



```
CHIP CPU {
    IN inM[16], instruction[16], reset;
    OUT outM[16], writeM, addressM[15], pc[15];
    PARTS:
    // Implementation missing
}
```

CPU implementation: next 3 slides.

### The C-instruction revisited

| dest = comp; |   | comp |   |   |    |     |     |    | dest jum |     |    | <b>9</b> |       |    |     |
|--------------|---|------|---|---|----|-----|-----|----|----------|-----|----|----------|-------|----|-----|
| binary:      | 1 | 1    | 1 | a | c1 | c 2 | c 3 | с4 | c 5      | c 6 | d1 | d2       | d3 j1 | j2 | j 3 |

| (when a=0) |    |    |    |    |    |    | (when a=1) | d1        | d2                                      | d3  | Mnemonic  | Destination                                | ı (where to sto   | re the computed value) |  |
|------------|----|----|----|----|----|----|------------|-----------|-----------------------------------------|-----|-----------|--------------------------------------------|-------------------|------------------------|--|
| comp       | c1 | c2 | с3 | c4 | c5 | c6 | comp       | 0         | 0                                       | 0   | null      | The value is                               | s not stored an   | ywhere                 |  |
| 0          | 1  | 0  | 1  | 0  | 1  | 0  |            | 0         | 0                                       | 1   | м         | Memory[A] (memory register addressed by A) |                   |                        |  |
| 1          | 1  | 1  | 1  | 1  | 1  | 1  |            | 0         | 1                                       | 0   | D         | D register                                 |                   |                        |  |
| -1         | 1  | 1  | 1  | 0  | 1  | 0  |            | 0         | 1                                       | 1   | MD        | Memory[A] and D register                   |                   |                        |  |
| D          | 0  | 0  | 1  | 1  | 0  | 0  |            |           |                                         |     |           | 1                                          | 1 ming 15 1081010 | •                      |  |
| A          | 1  | 1  | 0  | 0  | 0  | 0  | М          | 1         | O O A A A A A A A A A A A A A A A A A A |     |           |                                            |                   |                        |  |
| ! D        | 0  | 0  | 1  | 1  | 0  | 1  |            | 1         | 0                                       | 1   | AM        | A register and Memory[A]                   |                   |                        |  |
| ! A        | 1  | 1  | 0  | 0  | 0  | 1  | ! M        | 1         | 1                                       | 0   | AD        | A register and D register                  |                   |                        |  |
| -D         | 0  | 0  | 1  | 1  | 1  | 1  |            | 1         | 1                                       | 1   | AMD       | A register, Memory[A], and D register      |                   |                        |  |
| -A         | 1  | 1  | 0  | 0  | 1  | 1  | -M         |           |                                         |     | II        | -                                          |                   | _                      |  |
| D+1        | 0  | 1  | 1  | 1  | 1  | 1  |            |           | j1                                      |     | <b>j2</b> | j3                                         | Mnemonic          | Effect                 |  |
| A+1        | 1  | 1  | 0  | 1  | 1  | 1  | M+1        | (out < 0) |                                         | (0) | (out = 0) | (out > 0)                                  | Milemonic         |                        |  |
| D-1        | 0  | 0  | 1  | 1  | 1  | 0  |            |           | 0                                       |     | 0         | 0                                          | null              | No jump                |  |
| A-1        | 1  | 1  | О  | 0  | 1  | 0  | M-1        |           | 0                                       |     | 0         | 1                                          | JGT               | If $out > 0$ jump      |  |
| D+A        | 0  | 0  | 0  | 0  | 1  | 0  | D+M        |           | 0                                       |     | 1         | 0                                          | JEQ               | If $out = 0$ jump      |  |
| D-A        | 0  | 1  | o  | 0  | 1  | 1  | D-M        |           | 0                                       |     | 1         | 1                                          | JGE               | If out ≥0 jump         |  |
| A-D        | 0  | 0  | 0  | 1  | 1  | 1  | M-D        |           | 1                                       |     | 0         | 0                                          | JLT               | If out <0 jump         |  |
| D&A        | 0  | 0  | 0  | 0  | 0  | 0  | Dem        |           | 1                                       |     | 0         | 1                                          | JNE               | If out ≠ 0 jump        |  |
| DIA        | o  | 1  | 0  | 1  | 0  | 1  | DIM        |           | 1                                       |     | 1         | 0                                          | JLE               | If out ≤0 jump         |  |
|            |    |    |    |    |    |    | -          |           | 1                                       |     | 1         | 1                                          | JMP               | Jump                   |  |

#### Chip diagram:

- Includes most of the exec. logic
- Control logic is hinted.



#### Cycle:

### Execute logic:

### Fetch logic:

#### Resetting the computer:

- □ Fetch
- Decode
- If jump then set PC to A else set PC to PC+1
- Set reset to 1, then set it to 0.

- Execute
- Execute

### The Hack computer



### Computer-on-a-chip interface



Chip Name: Computer // Topmost chip in the Hack platform

Input: reset

Function: When reset is 0, the program stored in the

computer's ROM executes. When reset is 1, the execution of the program restarts. Thus, to start a program's execution, reset must be pushed "up" (1)

and "down" (0).

From this point onward the user is at the mercy of the software. In particular, depending on the program's code, the screen may show some output and the user may be able to interact with the computer via the keyboard.

# Computer-on-a-chip implementation



### How it actually looks (thank goodness for abstractions!)



Extension slots / ports

Confession: actually, the parts labeling was made at random ... which helps emphasize the point: thank goodness for abstractions!

I/O board (graphics card)

### Lecture outline





✓ ■ Memory:

Data memory

✓ • Screen

✓ • Keyboard

✓ ■ CPU

✓ ■ Computer



### Perspective: from here to a "real" computer

- Caching
- More I/O units
- Special-purpose processors (I/O, graphics, communications, ...)
- Efficiency
- And more ...

### Perspective: some issues we haven't discussed (among many)

- CISC / RISC (HW/SW trade-off)
- Hardware diversity: desktop, laptop, hand-held, game machines, ...
- General-purpose VS embedded computers
- Silicon compilers
- And more ...

# The spirit of things

We ascribe beauty to that which is simple; which has no superfluous parts; which exactly answers its end; which stands related to all things; which is the mean of many extremes.

(Ralph Waldo Emerson, 1803-1882)